Part Number Hot Search : 
1N5528 BH2221FV HR868 E1201 MHL9125D 1T365 TS10P03G HPA14
Product Description
Full Text Search
 

To Download IDT72361320PFI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  cmos clocked fifo with bus-matching and byte swapping 64 x 36 2002 integrated device technology, inc. all rights reserved. product specifications subject to change without notice. dsc-3145/1 idt723613 march 2002 idt and the idt logo are registered trademarks of integrated device technology inc. syncfifo is a trademark of integrated device technology, inc. commercial and industrial temperature ranges 1 ? features: free-running clka and clkb may be asynchronous or coincident (permits simultaneous reading and writing of data on a single clock edge) 64 x 36 storage capacity fifo buffering data from port a to port b mailbox bypass registers in each direction dynamic port b bus sizing of 36 bits (long word), 18-bits (word), and 9 bits (byte) selection of big- or little-endian format for word and byte bus sizes three modes of byte-order swapping on port b programmable almost-full and almost-empty flags microprocessor interface control logic ff , af flags synchronized by clka ef , ae flags synchronized by clkb passive parity checking on each port parity generation can be selected for each port supports clock frequencies up to 67 mhz fast access times of 10 ns available in 132-pin quad flatpack (pqfp) or space-saving 120-pin thin quad flatpack (tqfp) industrial temperature range (C40 c to +85 c) is available description: the idt723613 is a monolithic, high-speed, low-power, cmos synchro- nous (clocked) fifo memory which supports clock frequencies up to 67 mhz and has read-access times as fast as 10 ns. the 64 x 36 dual-port sram fifo buffers data from port a to port b. the fifo has flags to indicate empty and full conditions, and two programmable flags, almost-full ( af ) and almost-empty ( ae ), to indicate when a selected number of words is stored in memory. fifo data on port b can be output in 36-bit, 18-bit, and 9-bit formats with a choice of big- or little-endian configurations. three modes of byte-order swapping are possible with any bus-size selection. communication between each port can bypass the fifo via two 36-bit mailbox registers. each mailbox register has a flag to signal when new mail has been stored. parity is checked passively functional block diagram mail 2 register mail 1 register input register output register 64 x 36 write pointer read pointer status flag logic clka csa w/ r a ena mba port-a control logic device control rst pefa mbf2 port-b control logic mbf1 ef ae 36 b 0 - b 35 ff af fs 0 fs 1 3145 drw01 programmable flag offset registers a 0 - a 35 parity gen/check parity generation fifo odd/ even pga parity gen/check pgb pefb 36 ram array 64 x 36 bus-matching and byte swapping output register clkb csb w/ r b enb be siz0 siz1 sw0 sw1 port-b control logic
2 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 description (continued) pin configurations another and can be asynchronous or coincident. the enables for each port are arranged to provide a simple interface between microprocessors and/or buses with synchronous interfaces. the full flag ( ff ) and almost-full ( af ) flag of the fifo are two-stage synchronized to the port clock (clka) that writes data into its array. the empty flag ( ef ) and almost-empty ( ae ) flag of the fifo are two-stage synchronized to the port clock (clkb) that reads data from its array. the idt723613 is characterized for operation from 0c to 70c. on each port and may be ignored if not desired. parity generation can be selected for data read from each port. two or more devices may be used in parallel to create wider data paths. the idt723613 is a synchronous (clocked) fifo, meaning each port employs a synchronous interface. all data transfers through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals. the continuous clocks for each port are independent of one note: 1. nc = no internal connection. tqfp (pn120-1, order code: pf) top view 3145 drw02 a 23 a 22 a 21 gnd a 20 a 19 a 18 a 17 a 16 a 15 a 14 a 13 a 12 a 11 a 10 gnd a 9 a 8 a 7 v cc a 6 a 5 a 4 a 3 gnd a 2 a 1 a 0 nc nc 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 b 22 b 21 gnd b 20 b 19 b 18 b 17 b 16 b 15 b 14 b 13 b 12 b 11 b 10 gnd b 9 b 8 b 7 v cc b 6 b 5 b 4 b 3 gnd b 2 b 1 b 0 ef ae nc 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 af ff csa ena clka w/ r a v cc pga pefa mbf2 mba fs 1 fs 0 odd/ even rst gnd be sw1 sw0 siz1 mbf1 siz0 pefb pgb v cc w/ r b clkb enb csb nc 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 91 120 119 118 117 116 115 114 113 112 111 110 109 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 b 23 a 24 a 25 a 26 v cc a 27 a 28 a 29 gnd a 30 a 31 a 34 a 35 b 35 gnd b 34 b 33 b 32 b 30 b 31 gnd b 29 b 28 b 27 v cc b 26 b 25 b 24 a 32 a 33
3 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 gnd ae ef b 0 b 1 b 2 gnd b 3 b 4 b 5 b 6 v cc b 7 b 8 b 9 gnd b 10 b 11 v cc b 12 b 13 b 14 gnd b 15 b 16 b 17 b 18 b 19 b 20 gnd b 21 b 22 b 23 gnd nc nc a 0 a 1 a 2 gnd a 3 a 4 a 5 a 6 v cc a 7 a 8 a 9 gnd a 10 a 11 v cc a 12 a 13 a 14 gnd a 15 a 16 a 17 a 18 a 19 a 20 gnd a 21 a 22 a 23 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 116 115 114 113 112 111 110 109 108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 3145 drw03 117 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 132 131 130 129 128 127 126 125 124 123 122 121 120 119 118 v cc v cc a 24 a 25 a 26 a 27 gnd a 28 a 29 v cc a 30 a 31 a 32 gnd a 33 a 34 a 35 gnd b 35 b 34 b 33 gnd b 32 b 31 b 30 v cc b 29 b 28 b 27 gnd b 26 b 25 b 24 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 nc af ff csa ena clka w/ r a v cc pga fs 0 odd/ even fs 1 pefa mbf2 rst be gnd sw1 sw0 siz1 mbf1 gnd pefb v cc w/ r b clkb enb csb nc gnd mba siz0 pgb * notes: 1. nc = no internal connection. 2. uses yamaichi socket ic51-1324-828. pqfp (2) (pq132-1, order code: pqf) top view * electrical pin 1 in center of beveled edge. pin 1 identifier in corner. pin configurations (continued)
4 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 symbol name i/o description a 0 -a 35 port a data i/o 36-bit bidirectional data port for side a. ae almost-empty flag o programmable almost-empty flag synchronized to clkb. it is low when port b the number of 36-bit port b words in the fifo is less than or equal to the value in the offset register, x. af almost-full flag o programmable almost-full flag synchronized to clka. it is low when the number of 36-bit empty location port a in the fifo is less than or equal to the value in the offset register, x. b 0 -b 35 port b data i/o 36-bit bidirectional data port for side b be big-endian select i selects the bytes on port b used during byte or word fifo reads. a low on be selects the most significant bytes on b 0 -b 35 for use, and a high selects the least significant bytes. clka port a clock i clka is a continuous clock that synchronizes all data transfers through port a and can be asynchronous or coincident to clkb. ff and af are synchronized to the low-to-high transition of clka. clkb port b clock i clkb is a continuous clock that synchronizes all data transfers through port b and can be asynchronous or coincident to clka. port-b byte swapping and data port sizing operations are also synchronous to the low-to-high transition of clkb. ef and ae are synchronized to the low-to-high transition of clkb. csa port a chip select i csa must be low to enable a low-to-high transition of clka to read or write data on port a. the a 0 -a 35 outputs are in the high-impedance state when cs a is high. csb port b chip select i csb must be low to enable a low-to-high transition of clkb to read or write data on port b. the b 0 -b 35 outputs are in the high-impedance state when csb is high. ef empty flag o ef is synchronized to the low-to-high transition of clkb. when ef is low, the fifo is empty, and port b reads from its memory are disabled. data can be read from the fifo to its output register when ef is high. ef is forced low when the device is reset and is set high by the second low-to-high transition of clkb after data is loaded into empty fifo memory. ena port a enable i ena must be high to enable a low-to-high transition of clka to read or write data on port a. enb port b enable i enb must be high to enable a low-to-high transition of clkb to read or write data on port b. ff full flag o ff is synchronized to the low-to-high transition of clka. when ff is low, the fifo is full, and writes port a to its memory are disabled. ff is forced low when the device is reset and is set high by the second low-to-high transition of clka after reset. fs 1 , fs 0 flag offset selects i the low-to-high transition of rst latches the values of fs 0 and fs 1 , which loads one of four preset values into the almost-full flag and almost-empty flag offsets. mba port a mailbox select i a high level on mba chooses a mailbox register for a port a read or write operation. when the a0-a35 outputs are active, mail2 register data is output. mbf1 mail1 register flag o mbf1 is set low by a low-to-high transition of clka that writes data to the mail1 register. writes to the mail1 register are inhibited while mbf1 is set low. mbf1 is set high by a low-to-high transition of clkb when a port b read is selected and both siz1 and siz0 are high. mbf1 is set high when the device is reset. mbf2 mail2 register flag o mbf2 is set low by a low-to-high transition of clkb that writes data to the mail2 register. writes to the mail2 register are inhibited while mbf2 is set low. mbf2 is set high by a low-to-high transition of clka when a port a read is selected and mba is high. mbf2 is set high when the device is reset. odd/ odd/even parity select i odd parity is checked on each port when odd/ even is high, and even parity is checked when odd even even is low. odd/ even also selects the type of parity generated for each port if parity generation is enabled for a read operation. pefa port a parity error flag o when any byte applied to terminals a 0 -a 35 fails parity, pefa is low. bytes are organized as a 0 -a 8 , a 9 -a 17 , (port a) a 18 -a 26 , and a 27 -a 35 , with the most significant bit of each byte serving as the parity bit. the type of parity checked is determined by the state of the odd/ even input. the parity trees used to check the a 0 -a 35 inputs are shared by the mail2 register to generate parity if parity generation is selected by pga. therefore, if a mail2 read with parity generation is set up by having csa low, ena high, w/ r a low, mba high and pga high, the pefa flag is forced high regardless of the state of the a 0 -a 35 inputs. pefb port b parity error flag o when any valid byte applied to terminals b 0 -b 35 fails parity, pefb is low. bytes are organized as b 0 -b 8 , (portb) b 9 -b 17 , b18-b26, and b 27 -b 35 , with the most significant bit of each byte serving as the parity bit. a byte is valid when it is used by the bus size selected for port b. the type of parity checked is determined by the state of the odd/ even input. the parity trees used to check the b 0 -b 35 inputs are shared by the mail1 register to generate parity if parity generation is selected by pgb. therefore, if a mail1 read with parity generation is set up by having csb low, enb high, w/ r b low, siz1 and siz0 high and pgb high, the pefb flag is forced high regardless of the state of the b 0 -b 35 inputs. pin description
5 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 symbol name i/o description pga port a parity generation i parity is generated for data reads from the mail2 register when pga is high. the type of parity generated is selected by the state of the odd/ even input. bytes are organized at a 0 -a 8 , a 9 -a 17 , a 18 -a 26 , and a 27 -a 35 . the generated parity bits are output in the most significant bit of each byte. pgb port b parity i parity is generated for data reads from port b when pgb is high. the type of parity generated is selected by the state of the odd/ even input. bytes are organized as b 0 -b 8 , b 9 -b 17 , b 18 -b 26 , and b 27 -b 35 . the generated parity bits are output in the most significant bit of each byte. rst reset i to reset the device, four low-to-high transitions of clka and four low-to-high transitions of clkb must occur while rst is low. this sets the af , mbf1 , and mbf2 flags high and the ef , ae , and ff flags low. the low-to-high transition of rst latches the status of the fs 1 and fs 0 inputs to select almost-full flag and almost-empty flag offset. siz0, port b bus size selects i a low-to-high transition of clkb latches the states of siz0, siz1, and be , and the following low-to siz1 (port b) high transition of clkb implements the latched states as a port b bus size. port b bus sizes can be long word, word, or byte. a high on both siz0 and siz1 accesses the mailbox registers for a port b 36-bit write or read. sw0, port b byte swap selects i at the beginning of each long word fifo read, one of four modes of byte-order swapping is selected by sw1 (port b) sw0 and sw1. the four modes are no swap, byte swap, word swap, and byte-word swap. byte order swapping is possible with any bus-size selection. w/ r a port a write/read select i a high selects a write operation and a low selects a read operation on port a for a low-to-high select transition of clka. the a 0 -a 35 outputs are in the high-impedance state when w/ r a is high. w/ r b port b write/read select i a high selects a write operation and a low selects a read operation on port b for a low-to-high transition of clkb. the b 0 -b 35 outputs are in the high-impedance state when w/ r b is high. pin description (continued)
6 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 idt723613 commercial & industrial (1) t a = 15, 20 ns parameter test conditions min. typ. (2) max. unit v oh v cc = 4.5v, i oh = C4 ma 2.4 v v ol v cc = 4.5v, i ol = 8 ma 0.5 v i i v cc = 5.5v, v i = v cc or 0 50 a i oz v cc = 5.5v, v o = v cc or 0 50 a i cc (3) v cc = 5.5v, i o = 0 ma, v i = v cc or gnd 1 ma c i v i = 0 f = 1 mhz 4 pf c o v o = 0, f = 1 mhz 8 pf electrical characteristics over recommended operating free- air temperature range (unless otherwise noted) notes: 1. industrial temperature range product for 20ns is available as a standard device. all other speed grades are available by spec ial order. 2. all typical values are at v cc = 5v, t a = 25c. 3. for additional i cc information, see the following page. recommended operating conditions symbol parameter min. max. unit v cc supply voltage 4.5 5.5 v v ih high-level input voltage 2 v v il low-level input voltage 0.8 v i oh high-level output current C4 ma i ol low-level output current 8 ma t a operating free-air temperature 0 70 c absolute maximum ratings over operating free-air temperature range (unless otherwise noted) (1) symbol rating commercial unit v cc supply voltage range C0.5 to 7 v v i (2) input voltage range C0.5 to v cc +0.5 v v o (2) output voltage range C0.5 to v cc +0.5 v i ik input clamp current, (v i < 0 or v i > v cc ) 20 ma i ok output clamp current, (v o < 0 or v o > v cc ) 50 ma i out continuous output current, (v o = 0 to v cc ) 50 ma i cc continuous current through v cc or gnd 500 ma t stg storage temperature range C65 to 150 c notes: 1. stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. these are stress rat ings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. exposur e to absolute-maximum-rated conditions for extended periods may affect device reliability. 2. the input and output voltage ratings may be exceeded provided the input and output current ratings are observed.
7 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 figure 1. typical characteristics: supply current vs clock frequency calculating power dissipation the i ccf current for the graph in figure 1 was taken while simultaneously reading and writing the fifo on the idt723613 with clka and c lkb set to f s . all date inputs and data outputs change state during each clock cycle to consume the highest supply current. data outputs wer e disconnected to normalize the graph to a zero-capacitance load. once the capacitive lead per data-output channel is known, the power dissipatio n can be calculated with the equation below. with i cc(f) taken from figure 1, the maximum power dissipation (p t ) of the idt723613 may be calculated by: p t = v cc x i cc(f) + s [c l x (v oh C v ol ) 2 x f o ) where: c l = output capacitive load f o = switching frequency of an output v oh = output high-level voltage v ol = output high-level voltage when no reads or writes are occurring on the idt723613, the power dissipated by a single clock (clka or clkb) input running at frequency f s is calculated by: p t = v cc x f s x 0.29ma/mhz 010 203040506070 0 50 100 150 200 250 300 350 400 f s ? clock frequency ? mhz i cc (f) s upply current ma 80 3145 drw04 f data = 1/2 f s t a = 25 c c l = 0 pf v cc = 5.5v v cc = 5v v cc = 4.5v
8 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 ac electrical characteristics over recommended ranges of supply voltage and operating free-air temperature commercial coml & indl (1) idt723613l15 idt723613l20 symbol parameter min. max. min. max. unit f s clock frequency, clka or clkb C 66.7 C 50 m h z t clk clock cycle time, clka or clkb 15 C 20 C ns t clkh pulse duration, clka and clkb high 6 C 8 C ns t clkl pulse duration, clka and clkb low 6 C 8 C ns t ds setup time, a 0 -a 35 before clka - and b 0 -b 35 before clkb - 4C 5Cns t ens setup time, csa , w/ r a, ena, and mba before clka - ; csb ,w/ r b, and enb before 5 C 5 C ns clkb - t szs setup time, siz0, siz1,and be before clkb - 4C 5Cns t sws setup time, sw0 and sw1 before clkb - 5C 7Cns t pgs setup time, odd/ even and pgb before clkb - (2) 4C 5Cns t rsts setup time, rst low before clka - or clkb - (3) 5C 6Cns t fss setup time, fs0 and fs1 before rst high 5 C 6 C ns t dh hold time, a 0 -a 35 after clka - and b 0 -b 35 after clkb - 1C 1Cns t enh hold time, csa w/ r a, ena and mba after clka - ; csb , w/ r b, and enb after clkb - 1C 1Cns t szh hold time, siz0, siz1, and be after clkb - 2C 2Cns t swh hold time, sw0 and sw1 after clkb - 0C 0Cns t pgh hold time, odd/ even and pgb after clkb - (2) 0C 0Cns t rsth hold time, rst low after clka - or clkb - (3) 5C 6Cns t fsh hold time, fs0 and fs1 after rst high 4 C 4 C ns t skew1 (4) skew time, between clka - and clkb - for ef and ff 8C 8Cns t skew2 (4) skew time, between clka - and clkb - for ae and af 14 C 16 C ns notes: 1. industrial temperature range product for 20ns speed grade is available as a standard device. all other speed grades are avail able by special order. 2. only applies for a clock edge that does a fifo read. 3. requirement to count the clock edge as one of at least four needed to reset a fifo. 4. skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship b etween clka cycle and clkb cycle. (commercial: v cc = 5.0v 10%, t a = 0 c to +70 c; industrial; v cc = 5.0v 10%,t a = 40 c to +85 c)
9 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 switching characteristics over recommended ranges of supply voltage and operating free-air temperature, c l = 30pf commercial coml & indl (1) idt723613l15 idt723613l20 symbol parameter min. max. min. max. unit t a access time, clka - to a 0 -a 35 and clkb - to b 0 -b 35 210 2 12ns t wff propagation delay time, clka - to ff 210 2 12ns t ref propagation delay time, clkb - to ef 210 2 12ns t pae propagation delay time, clkb - to ae 210 2 12ns t paf propagation delay time, clka - to af 210 2 12ns t pmf propagation delay time, clka - to mbf1 low or mbf2 high and clkb - to mbf2 19 1 12ns low or mbf1 high t pmr propagation delay time, clka - to b 0 -b 35 (2) and clkb - to a 0 -a 35 (3) 311 3 12ns t ppe (4) propagation delay time, clkb - to pefb 211 2 12ns t mdv propagation delay time, siz1, siz0 to b 0 -b 35 valid 1 11 1 11.5 ns t pdpe propagation delay time, a 0 -a 35 valid to pefa valid; b 0 -b 35 valid to pefb valid 3 10 3 11 ns t pope propagation delay time, odd/ even to pefa and pefb 311 3 12ns t popb (5) propagation delay time, odd/ even to parity bits (a 8 , a 17 , a 26 , a 35 ) and (b 8 , b 17 , b 26 , b 35 )2 12 2 13 ns t pepe propagation delay time, csa , ena, w/ r a, mba, or pga to pefa ; csb , enb, w/ r b, 1 11 1 12 ns siz1, siz0, or pgb to pefb t pepb (5) propagation delay time, csa , ena, w/ r a, mba, or pga to parity bits (a 8 , a 17 , a 26 , a 35 ); 3 12 3 13 ns csb , enb, w/ r b, siz1, siz0, or pgb to parity bits (b 8 , b 17 , b 26 , b 35 ) t rsf propagation delay time, rst to ae , ef low and af , mbf1 , mbf2 high 1 15 1 20 ns t en enable time, csa and w/ r a low to a 0 -a 35 active and csb low and w/ r b high to 2 10 2 12 ns b 0 -b 35 active t dis disable time, csa or w/ r a high to a 0 -a 35 at high impedance and csb high or w/ r b1 8 1 9ns low to b 0 -b 35 at high impedance notes: 1. industrial temperature range product for 20ns speed grade is available as a standard device. all other speed grades are avail able by special order. 2. writing data to the mail1 register when the b 0 -b 35 outputs are active and siz1 and siz0 are high. 3. writing data to the mail2 register when the a 0 -a 35 outputs are active. 4. only applies when a new port-b bus size is implemented by the rising clkb edge. 5. only applies when reading data from a mail register. (commercial: v cc = 5.0v 10%, t a = 0 c to +70 c; industrial; v cc = 5.0v 10%,t a = 40 c to +85 c)
10 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 functional description reset ( rst ) the idt723613 is reset by taking the reset ( rst ) input low for at least four port a clock (clka) and four port b clock (clkb) low-to-high transitions. the reset input can switch asynchronously to the clocks. a device reset initializes the internal read and write pointers of the fifo and forces the full flag ( ff ) low, the empty flag ( ef ) low, the almost-empty flag ( ae ) low, and the almost-full flag ( af ) high. a reset also forces the mailbox flags ( mbf1 , mbf2 ) high. after a reset, ff is set high after two low-to-high transitions of clka. the device must be reset after power up before data is written to its memory. a low-to-high transition on the rst input loads the almost-full and almost-empty offset register (x) with the value selected by the flag select (fs0, fs1) inputs. the values that can be loaded into the register are shown in table 1. fifo write/read operation the state of the port a data (a 0 -a 35 ) outputs is controlled by the port-a chip select ( csa ) and the port-a write/read select (w/ r a). the a 0 -a 35 outputs are in the high-impedance state when either csa or w/ r a is high. the a 0 -a 35 outputs are active when both csa and w/ r a are low. data is loaded into the fifo from the a 0 -a 35 inputs on a low-to-high transition of clka when csa is low, w/ r a is high, ena is high, mba is low, and ffa is high (see table 2). the state of the port b data (b 0 -b 35 ) outputs is controlled by the port b chip select ( csb ) and the port b write/read select (w/ r b). the b 0 -b 35 outputs are in the high-impedance state when either csb or w/ r b is high. the b 0 -b 35 outputs are active when both csb and w/ r b are low. data is read from the csa w/ r a ena mba clka a 0 -a 35 outputs port function h x x x x in high-impedance state none l h l x x in high-impedance state none lhhl - in high-impedance state fifo write lhhh - in high impedance state mail1 write l l l l x active, mail2 register none llhl - active, mail2 register none l l l h x active, mail2 register none llhh - active, mail2 register mail2 read (set mbf2 high) table 2 ? port a enable function table almost-full and fs1 fs0 rst almost-empty flag offset register (x) hh - 16 hl - 12 lh - 8 ll - 4 table 1 ? flag programming fifo to the b 0 -b 35 outputs by a low-to-high transition of clkb when csb is low, w/ r b is low, enb is high, efb is high, and either siz0 or siz1 is low (see table 3). the setup and hold-time constraints to the port clocks for the port chip selects ( csa , csb ) and write/read selects (w/ r a, w/ r b) are only for enabling write and read operations and are not related to high-impedance control of the data outputs. if a port enable is low during a clock cycle, the ports chip select and write/read select can change states during the setup and hold time window of the cycle. synchronized fifo flags each fifo flag is synchronized to its port clock through two flip-flop stages. this is done to improve the flags reliability by reducing the probability of metastable events on their outputs when clka and clkb operate asyn- chronously to one another. ff and af are synchronized to clka. ef and ae are synchronized to clkb. table 4 shows the relationship of each port flag to the level of fifo fill. empty flag ( ef ) the fifo empty flag is synchronized to the port clock that reads data from its array (clkb). when the ef is high, new data can be read to the fifo output register. when the ef is low, the fifo is empty and attempted fifo reads are ignored. when reading the fifo with a byte or word size on port b, ef is set low when the fourth byte or second word of the last long word is read. the fifo read pointer is incremented each time a new word is clocked to its output register. the state machine that controls the ef monitors a write-pointer and read-pointer comparator that indicates when the fifo sram status is empty, empty+1, or empty+2. a word written to the fifo can be read to the fifo output register in a minimum of three port b clock (clkb) cycles. therefore, an ef is low if a word in memory is the next data to be sent to the fifo output register and two clkb cycles have not elapsed since the time the word was written. the ef of the fifo is set high by the second low-to-high transition of clkb, and the new data word can be read to the fifo output register in the following cycle. a low-to-high transition on clkb begins the first synchronization cycle of a write if the clock transition occurs at time t skew1 or greater after the write. otherwise, the subsequent clkb cycle can be the first synchronization cycle (see figure 10).
11 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 number of 36-bit synchronized synchronized words in the fifo (1) to clkb to clka ef ae af f f 0llhh 1 to x h l h h (x + 1) to [64 C (x + 1)] h h h h (64 C x) to 63 h h l h 64 h h l l note: 1. x is the value in the almost-empty flag and almost-full flag offset register. table 3 ? port b enable function table csb w/ r b enb siz1, siz0 clkb b 0 -b 35 outputs port function h x x x x in high-impedance state none l h l x x in high-impedance state none l h h one, both low - in high-impedance state none l h h both high - in high-impedance state mail2 write l l l one, both low x active, fifo output register none l l h one, both low - active, fifo output register fifo read l l l both high x active, mail1 register none l l h both high - active mail1 register mail1 read (set mbf1 high) table 4 ? fifo flag operation full flag ( ff ) the fifo full flag is synchronized to the port clock that writes data to its array (clka). when the ff is high, a sram location is free to receive new data. no memory locations are free when the ff is low and attempted writes to the fifo are ignored. each time a word is written to the fifo, its write-pointer is incremented. the state machine that controls the ff monitors a write-pointer and read- pointer comparator that indicates when the fifo sram status is full, full-1, or full-2. from the time a word is read from the fifo, its previous memory location is ready to be written in a minimum of three clka cycles. therefore, a ff is low if less than two clka cycles have elapsed since the next memory write location has been read. the second low-to-high transition on the ff synchronizing clock after the read sets the ff high and data can be written in the following clock cycle. a low-to-high transition on clka begins the first synchronization cycle of a read if the clock transition occurs at time t skew1 or greater after the read. otherwise, the subsequent clock cycle can be the first synchronization cycle (see figure 11). almost-empty flag ( ae ) the fifo almost-empty flag is synchronized to the port clock that reads data from its array (clkb). the state machine that controls the ae flag monitors a write-pointer and read-pointer comparator that indicates when the fifo sram status is almost-empty, almost-empty+1, or almost-empty+2. the almost-empty state is defined by the value of the almost-full and almost-empty offset register (x). this register is loaded with one of four preset values during a device reset (see reset above). the ae flag is low when the fifo contains x or less long words in memory and is high when the fifo contains (x+1) or more long words. two low-to-high transitions on the port b clock (clkb) are required after a fifo write for the ae flag to reflect the new level of fill. therefore, the ae flag of a fifo containing (x+1) or more long words remains low if two clkb cycles have not elapsed since the write that filled the memory to the (x+1) level. the ae flag is set high by the second clkb low-to-high transition after the fifo write that fills memory to the (x+1) level. a low-to-high transition of clkb begins the first synchronization cycle if it occurs at time t skew2 or greater after the write that fills the fifo to (x+1) long words. otherwise, the subsequent clkb cycle can be the first synchronization cycle (see figure 12). almost full flag ( af ) the fifo almost-full flag is synchronized to the port clock that writes data to its array (clka). the state machine that controls an af flag monitors a write-pointer and read-pointer comparator that indicates when the fifo sram status is almost -full, almost- full-1, or almost-full-2. the almost-full state is defined by the value of the almost-full and almost-empty offset register (x). this register is loaded with one of four preset values during a device reset (see reset above). the af flag is low when the fifo contains (64-x) or more long words in memory and is high when the fifo contains [64-(x+1)] or less long words. two low-to-high transitions on the port a clock (clka) are required after a fifo read for the af flag to reflect the new level of fill. therefore, the af flag of a fifo containing [64-(x+1)] or less words remains low if two clka cycles have not elapsed since the read that reduced the number of long words in memory to [64-(x+1)]. the af flag is set high by the second clka low-to-high transition after the fifo read that reduces the number of long words in memory to [64-(x+1)]. a low-to-high transition on clka begins the first synchronization cycle if it occurs at time t skew2 or greater after the read that reduces the number of long words in memory to [64-(x+1)]. otherwise, the subsequent clka cycle can be the first synchronization cycle (see figure 13). mailbox registers two 36-bit bypass registers (mail1, mail2) are on the idt723613 to pass command and control information between port a and port b without putting it in queue. a low-to-high transition on clka writes a 0 -a 35 data to the mail1 register when a port a write is selected by csa , w/ r a, and ena (with mba high). a low-to-high transition on clkb writes b 0 -b 35 data to the mail2 register when a port b write is selected by csb , w/ r b, and enb (and both siz0 and siz1 are high). writing data to a mail register sets its corresponding flag ( mbf1 or mbf2 ) low. attempted writes to a mail register are ignored while its mail flag is low. when the port b data (b 0 -b 35 ) outputs are active, the data on the bus comes from the fifo output register when either one or both siz1 and siz0 are low and from the mail1 register when both siz1 and siz0 are high. the mail1 register flag ( mbf1 ) is set high by a rising clkb edge when a port b read
12 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 is selected by csb , w/ r b, and enb, (and both siz1 and siz0 high). the mail2 register flag ( mbf2 ) is set high by a rising clka edge when a port a read is selected by csa , w/ r a, and ena (with mba high). the data in a mail register remains intact after it is read and changes only when new data is written to the register. dynamic bus sizing the port b bus can be configured in a 36-bit long word, 18-bit word, or 9- bit byte format for data read from the fifo. word- and byte-size bus selections can utilize the most significant bytes of the bus (big-endian) or least significant bytes of the bus (little-endian). port b bus-size can be changed dynamically and synchronous to clkb to communicate with peripherals of various bus widths. the levels applied to the port b bus-size select (siz0, siz1) inputs and the big-endian select ( be ) input are stored on each clkb low-to-high transition. the stored port b bus-size selection is implemented by the next rising edge on clkb according to figure 2. only 36-bit long-word data is written to or read from the fifo memory on the idt723613. bus-matching operations are done after data is read from the fifo ram. port b bus sizing does not apply to mail register operations. bus-matching fifo reads data is read from the fifo ram in 36-bit long-word increments. if a long- word bus-size is implemented, the entire long word immediately shifts to the fifo output register upon a read. if byte or word size is implemented on port b, only the first one or two bytes appear on the selected portion of the fifo output register, with the rest of the long word stored in auxiliary registers. in this case, subsequent fifo reads with the same bus-size implementation output the rest of the long word to the fifo output register in the order shown by figure 2. each fifo read with a new bus-size implementation automatically un- loads data from the fifo ram to its output register and auxiliary registers. therefore, implementing a new port b bus-size and performing a fifo read before all bytes or words stored in the auxiliary registers have been read results in a loss of the unread data in these registers. when reading data from fifo in byte or word format, the unused b 0 -b 35 outputs remain inactive but static, with the unused fifo output register bits holding the last data value to decrease power consumption. byte swapping the byte-order arrangement of data read from the fifo can be changed synchronous to the rising edge of clkb. byte-order swapping is not available for mail register data. four modes of byte-order swapping (includ- ing no swap) can be done with any data port size selection. the order of the bytes are rearranged within the long word, but the bit order within the bytes remains constant. byte arrangement is chosen by the port b swap select (sw0, sw1) inputs on a clkb rising edge that reads a new long word from the fifo. the byte order chosen on the first byte or first word of a new long word read from the fifo is maintained until the entire long word is transferred, regardless of the sw0 and sw1 states during subsequent reads. figure 4 is an example of the byte-order swapping available for long word reads. performing a byte swap and bus-size simultaneously for a fifo read first rearranges the bytes as shown in figure 4, then outputs the bytes as shown in figure 2. port-b mail register access in addition to selecting port b bus sizes for fifo reads, the port b bus size select (siz0, siz1) inputs also access the mail registers. when both siz0 and siz1 are high, the mail1 register is accessed for a port b long-word read and the mail2 register is accessed for a port b long-word write. the mail register is accessed immediately and any bus-sizing operation that can be underway is unaffected by the mail register access. after the mail register access is complete, the previous fifo access can resume in the next clkb cycle. the logic diagram in figure 3 shows the previous bus-size selection is preserved when the mail registers are accessed from port b. a port b bus-size is implemented on each rising clkb edge according to the states of siz0_q, siz1_q, and be _q. parity checking the port a data inputs (a 0 -a 35 ) and port b data inputs (b 0 -b 35 ) each have four parity trees to check the parity of incoming (or outgoing) data. a parity failure on one or more bytes of the port a data bus is reported by a low level on the port a parity error flag ( pefa ). a parity failure on one or more bytes of the port b data inputs that are valid for the bus-size implementation is reported by a low level on the port b parity error flag ( pefb ). odd or even parity checking can be selected, and the parity error flags can be ignored if this feature is not desired. parity status is checked on each input bus according to the level of the odd/even parity (odd/ even ) select input. a parity error on one or more valid bytes of a port is reported by a low level on the corresponding port parity error flag ( pefa , pefb ) output. port a bytes are arranged as a 0 -a 8 , a 9 -a 17 , a 18 -a 26 , and a 27 -a 35 , and port b bytes are arranged as b 0 -b 8 , b 9 - b 17 , b 18 -b 26 , and b 27 -b 35 , and its valid bytes are those used in a port b bus size implementation. when odd/even parity is selected, a port parity error flag ( pefa , pefb ) is low if any byte on the port has an odd/even number of low levels applied to its bits. the four parity trees used to check the a 0 -a 35 inputs are shared by the mail2 register when parity generation is selected for port-a reads (pga = high). when a port a read from the mail2 register with parity generation is selected with csa low, ena high, w/ r a low, mba high, and pga high, the port a parity error flag ( pefa ) is held high regardless of the levels applied to the a 0 -a 35 inputs. likewise, the parity trees used to check the b 0 -b 35 inputs are shared by the mail1 register when parity generation is selected for port b reads (pgb = high). when a port b read from the mail1 register with parity generation is selected with csb low, enb high, w/ r b low, both siz0 and siz1 high, and pgb high, the port b parity error flag ( pefb ) is held high regardless of the levels applied to the b 0 -b 35 inputs. parity generation a high level on the port a parity generate select (pga) or port b parity generate select (pgb) enables the idt723613 to generate parity bits for port reads from a fifo or mailbox register. port a bytes are arranged as a 0 - a 8 , a 9 -a 17 , a 18 -a 26 , and a 27 -a 35 , with the most significant bit of each byte used as the parity bit. port b bytes are arranged as b 0 -b 8 , b 9 -b 17 , b 18 -b 26 , and b 27 -b 35 , with the most significant bit of each byte used as the parity bit. a write to a fifo or mail register stores the levels applied to all nine inputs of a byte regardless of the state of the parity generate select (pga, pgb) inputs. when data is read from a port with parity generation selected, the lower eight bits of each byte are used to generate a parity bit according to the level on the odd/ even select. the generated parity bits are substituted for the levels originally written to the most significant bits of each byte as the word is read to the data outputs. parity bits for fifo data are generated after the data is read from sram and before the data is written to the output register. therefore, the port a parity generate select (pga) and odd/even parity select (odd/ even ) have setup and hold time constraints to the port a clock (clka) and the port b parity generate select (pgb) and odd/ even select have setup and hold time
13 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 figure 2. dynamic bus sizing a b b8 ? b0 1st: read from fifo 2nd: read from fifo c d b8 ? b0 3rd: read from fifo 4th: read from fifo b e siz1 siz0 b8 ? b0 b8 ? b0 3145 fig01 b35 ? b27 b26 ? b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 a8 ? a0 b8 ? b0 a a a c b b b d c c c a d d d b b8 ? b0 b8 ? b0 b8 ? b0 (a) long word size (b) word size ? big-endian (c) word size ? little-endian write to fifo read from fifo 1st: read from fifo 2nd: read from fifo 1st: read from fifo 2nd: read from fifo b e siz1 siz0 b e b e siz1 siz0 byte order on port a: b8 ? b0 a35 ? a27 a26 ? a18 a17 ? a9 b35 b27 b26 b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 a b b8 ? b0 (d) byte size ? little-endian 1st: read from fifo 2nd: read from fifo c d b8 ? b0 3rd: read from fifo 4th: read from fifo b8 ? b0 a8 ? a0 b35 ? b27 b26 ? b18 b17 ? b9 b35 ? b27 b26 ? b18 b17 ? b9 a35 ? a27 a26 ? a18 a17 ? a9 b35 ? b27 b26 ? b18 b17 ? b9 (d) byte size ? big-endian siz1 siz0 ll h xl l hlh lh l b e siz1 siz0 hh l
14 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 figure 3. logic diagram for siz0, siz1, and be register mux g1 1 1 d q siz0 q siz1 q be q siz0 siz1 be clkb 3145 fig02 constraints to the port b clock (clkb). these timing constraints only apply for a rising clock edge used to read a new long word to the fifo output register. the circuit used to generate parity for the mail1 data is shared by the port b bus (b 0 -b 35 ) to check parity and the circuit used to generate parity for the mail2 data is shared by the port a bus (a 0 -a 35 ) to check parity. the shared parity trees of a port are used to generate parity bits for the data in a mail register when the port chip select ( csa , csb ) is low, enable (ena, enb) is high, and write/read select (w/ r a, w/ r b) input is low, the mail register is selected (mba high for port a; both siz0 and siz1 are high for port b), and port parity generate select (pga, pgb) is high. generating parity for mail register data does not change the contents of the register.
15 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 figure 4. byte swapping for fifo reads (long-word size example) a8 ? a0 a a a d a c a b b b c b d b c c c b c a c d d d a d b d a8 ? a0 a8 ? a0 b8 ? b0 (a) no swap (b) byte swap (c) word swap l l sw1 sw0 sw1 sw0 sw1 sw0 sw1 sw0 l l l h h l h h (d) byte-word swap 3145 fig03 a35 ? a27 a26 ? a18 a17 ? a9 b35 ? b27 b26 ? b18 b17 ? b9 b8 ? b0 a35 ? a27 a26 ? a18 a17 ? a9 b35 ? b27 b26 ? b18 b17 ? b9 b8 ? b0 a35 ? a27 a26 ? a18 a17 ? a9 b35 ? b27 b26 ? b18 b17 ? b9 a35 ? a27 a26 ? a18 a17 ? a9 a8 ? a0 b a dc
16 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 clka rst ff ae af mbf1 , mbf2 clkb ef fs1,fs0 3145 drw05 t rsts t rsth t fsh t fss 0,1 t wff t ref t rsf t wff t pae t paf figure 5. device reset loading the x register with the value of eight figure 6. fifo write cycle timing clka ffa ena mba csa w/ r a pefa a0 - a35 odd/ even t enh t enh t enh t enh t enh t enh 3145 drw06 t dh w1 w2 no operation valid valid t pdpe t pdpe high (1) (1) t clk t clkh t clkl t ens t ens t ens t ens t ds t ens t ens note: 1. written to the fifo.
17 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 fifo data write swap mode fifo data read a 35 -a 27 a 26 -a 18 a 17 -a 9 a 8 -a 0 sw1 sw0 b 35 -b 27 b 26 -b 18 b 17 -b 9 b 8 -b 0 abcd ll abcd abcd lh dcba abcd hl cdab abcd hh badc clkb enb sw1, sw0 ef w/ r b pgb, be odd/ even high 3145 drw07 csb siz1, siz0 not (1,1) (1) t pgh t pgs t szh t szh t enh (0,0) t sws b0-b35 not (1,1) (1) previous data w1 (2) t dis t ens t enh t swh t ens no operation (0,0) t en t a t a w2 (2) t szs t szs notes: 1. siz0 = high and siz1 = high selects the mail1 register for output on b 0 -b 35 . 2. data read from fifo1. data swap table for fifo long-word reads figure 7. fifo long-word read cycle timing
18 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 fifo data write swap mode read no. big-endian little-endian a 35 -a 27 a 26 -a 18 a 17 -a 9 a 8 -a 0 sw1 sw0 b 35 -b 27 b 26 -b 18 b 17 -b 9 b 8 -b 0 1a b cd abcdll2cdab 1d c ba abcdlh2badc 1c d ab abcdhl2abcd 1b a dc abcdhh2dcba clkb enb sw1, sw0 ef w/ r b pgb, be odd/ even high 3145 drw08 csb siz1, siz0 not (1,1) (1) t pgh t pgs t szh t szh (0,1) t sws b0-b17 not (1,1) (1) previous data t ens t enh t swh no operation previous data b18-b35 little endian big endian read 1 read 1 read 2 read 2 (0,1) (2) (2) t szs t szs t en t a t a t a t a t dis t dis notes: 1. siz0 = high and siz1 = high selects the mail1 register for output on b 0 -b 35 . 2. unused word b 0 -b 17 or b 18 -b 35 holds last fifo1 output register data for word-size reads. fifo data read data swap table for fifo word reads figure 8. fifo word read-cycle timing
19 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 fifo data read fifo data write swap mode read big- little- no. endian endian a 35 -a 27 a 26 -a 18 a 17 -a 9 a 8 -a 0 sw1 sw0 b 35 -b 27 b 8 -b 0 1a d 2b c ab cdll3cb 4d a 1d a 2c b ab cdlh3bc 4a d 1c b 2d a ab cdhl3ad 4b c 1b c 2a d ab cdhh3da 4c b ef csb w/ r b siz1, siz0 enb clkb 3145 drw09 high sw1, sw0 be pgb, odd/ even b0-b8 b27-b35 read 4 read 1 read 2 read 4 read 1 read 3 read 3 previous data previous data read 2 (1,0) (1,0) (1,0) not (1,1) (1) no operation t dis t dis t en t pgh t pgs not (1,1) (1) not (1,1) (1) not (1,1) (1) (1,0) t ens t enh t sws t swh t szh t szh t szs t szs t a t a t a t a t a t a t a t a notes: 1. siz0 = high and siz1 = high selects the mail1 register for output on b 0 -b 35 . 2. unused bytes hold last fifo output register data for byte-size reads. data swap table for fifo byte reads figure 9. fifo byte read-cycle timing
20 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 csa w r a mba ff a0 - a35 clkb ef csb w/ r b siz1, siz0 ena enb b0 -b35 clka 12 3145 drw10 t ens t ens t enh t enh t ds t dh t ens t enh w1 fifo empty low high low low low w1 high t clk t clkh t clkl t skew1 (1) t clkh t clk t clkl t ref t ref t a notes: 1. t skew1 is the minimum time between a rising clka edge and a rising clkb edge for ef to transition high in the next clkb cycle. if the time between the rising clka edge and rising clkb edge is less than t skew1 , then the transition of ef high may occur one clkb cycle later than shown. 2. port b size of long word is selected for the fifo read by siz1 = low, siz0 = low. if port-b size is word or byte, ef is set low by the last word or byte read from the fifo, respectively. figure 10. ef flag timing and first data read when the fifo is empty
21 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 csb ef w/ r b siz1, siz0 enb b0 -b35 clkb ff clka csa w r a a0 - a35 mba ena 3145 drw11 12 t ens t enh t ens t ens t ds t enh t enh t dh to fifo previous word in fifo output register next word from fifo low low low high low high fifo full t clk t clkh t clkl t a t skew1 (1) t clkh t clkl t clk t wff t wff figure 11. ff flag timing and first available write when the fifo is full notes: 1. t skew1 is the minimum time between a rising clkb edge and a rising clka edge for ef to transition high in the next clka cycle. if the time between the rising clkb edge and rising clka edge is less than t skew1 , then the transition of ef high may occur one clka cycle later than shown. 2. port b size of long word is selected for the fifo read by siz1 = low, siz0 = low. if port b size is word or byte, t skew1 is referenced from the rising clkb edge that reads the last word or byte of the long word, respectively. ae clka ena clkb enb 3145 drw12 2 1 t ens t enh t ens t enh x long words in fifo (x+1) long words in fifo t skew2 (1) t pae t pae notes: 1. t skew2 is the minimum time between a rising clka edge and a rising clkb edge for ae to transition high in the next clkb cycle. if the time between the rising clka edge and rising clkb edge is less than t skew2 , then ae may transition high one clkb cycle later than shown. 2. fifo write ( csa = low, w/ r a = high, mba = low), fifo read ( csb = low, w/ r b = low, mbb = low). 3. port b size of long word is selected for the fifo read by siz1 = low, siz0 = low. if port b size is word or byte, t skew2 is referenced to the last word or byte of the long word, respectively. figure 12. timing for ae when the fifo is almost-empty
22 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 4661 drw14 clka ena a0 - a35 mba csa w/ r a clkb mbf1 csb siz1, siz0 enb b0 - b35 w/ r b w1 t ens t enh t dh t en t enh w1 (remains valid in mail1 register after read) fifo output register t ens t enh t ens t enh t ens t enh t ds t pmf t pmf t ens t pmr t mdv t dis note: 1. port-b parity generation off (pgb = low). figure 14. timing for mail1 register and mbf1 flag notes: 1. t skew2 is the minimum time between a rising clka edge and a rising clkb edge for af to transition high in the next clka cycle. if the time between the rising clka edge and rising clkb edge is less than tskew2, then af may transition high one clkb cycle later than shown. 2. fifo write ( csa = l0w, w/ r a = high, mba = low), fifo read ( csb = low, w/ r b = low, mbb = low). 3. port-b size of long word is selected for fifo read by siz1 = low, siz0 = low. if port b size is word or byte, t skew2 is referenced from the last word or byte read of the long word, respectively. figure 13. timing for af when the fifo is almost full af clka ena clkb enb 3145 drw13 12 t ens t enh t ens t enh [64-(x+1)] long words in fifo (64-x) long words in fifo t skew2 (1) t paf t paf
23 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 3145 drw15 clkb enb b0 - b35 siz1, siz0 csb w/ r b clka mbf2 csa mba ena a0 - a35 w/ r a w1 t ens t enh t dh t enh t en w1 (remains valid in mail2 register after read) t szs t szh t ens t enh t ens t enh t ds t pmf t pmf t ens t pmr t dis note : 1. port-a parity generation off (pga = low). figure 15. timing for mail2 register and mbf2 flag odd/ even pefa pga mba w/ r a 3145 drw16 valid valid valid valid t pope t pepe t pope t pepe note: 1. csa = low and ena = high. figure 16. odd/ even , w/ r a, mba, and pga to pefa timing figure 17. odd/ even , w/ r b , siz1, siz0, and pgb to pefb timing odd/ even pefb pgb siz1, siz0 w/ r b 3145 drw17 valid valid valid valid t pope t pepe t pope t pepe note: 1. csb = low and enb = high.
24 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 figure 19. parity generation timing when reading from the mail1 register odd/ even a8, a17, a26, a35 pga mba w/ r a csa 3145 drw18 mail2 data generated parity generated parity mail2 data low t en t pepb t popb t pepb note: 1. ena = high. figure 18. parity generation timing when reading from the mail2 register odd/ even b8, b17, b26, b35 pgb siz1, siz0 w/ r b csb 3145 drw19 mail1 data generated parity generated parity mail1 data low t en t mdv t pepb t popb t pepb note: 1. enb = high.
25 commercial and industrial temperature ranges idt723613 cmos clocked fifo with bus-matching and byte swapping 64 x 36 parameter measurement information 3145 drw20 from output under test 30 pf 1.1k w 5v 680 w propagation delay load circuit 3 v gnd timing input data, enable input gnd 3 v 1.5 v 1.5 v voltage waveforms setup and hold times voltage waveforms pulse durations voltage waveforms enable and disable times voltage waveforms propagation delay times 3 v gnd gnd 3 v 1.5 v 1.5 v 1.5 v 1.5 v output enable low-level output high-level output 3 v ol gnd 3 v 1.5 v 1.5 v 1.5 v 1.5 v ? oh ov gnd oh ol 1.5 v 1.5 v 1.5 v 1.5 v input in-phase output high-level input low-level input v v v v 1.5 v 3 v t plz t phz t pzl t pzh (1) t s t h t w t pd t pd ? figure 20. load circuit and voltage waveforms
corporate headquarters for sales: for tech support: 2975 stender way 800-345-7015 or 408-727-6116 e-mail: fifohelp@idt.com santa clara, ca 95054 fax: 408-492-8674 www.idt.com 26 ordering information 723613 3145 drw21 64 x 36 syncfifo ? xxxxxx idt device type xxx x x power speed package clock cycle time (t clk ) speed in nanoseconds com'l & ind'l process/ temperature range blank i (1) pf pqf 15 20 l commercial (0 c to +70 c) industrial (40 c to +85 c) thin quad flat pack (tqfp, pn120-1) plastic quad flat pack (pqfp, pq132-1) commercial only low power note: 1. industrial temperature range product for 20ns speed grade is available as a standard device. all other speed grades are avail able by special order. datasheet document history 03/05/2002 pgs. 1, 6, 8, 9, 24 and 26.


▲Up To Search▲   

 
Price & Availability of IDT72361320PFI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X